85104AGILF, Clock Buffer, 5-Input, 20-Pin TSSOP
- RS-stocknr.:
- 216-6210
- Fabrikantnummer:
- 85104AGILF
- Fabrikant:
- Renesas Electronics
Bulkkorting beschikbaar
Subtotaal (1 eenheid)*
€ 12,57
(excl. BTW)
€ 15,21
(incl. BTW)
GRATIS bezorging voor bestellingen vanaf € 75,00
Laatste voorraad RS
- Laatste 222 stuk(s), klaar voor verzending vanaf een andere locatie
Aantal stuks | Per stuk |
|---|---|
| 1 - 9 | € 12,57 |
| 10 - 24 | € 12,23 |
| 25 - 49 | € 11,91 |
| 50 - 99 | € 11,60 |
| 100 + | € 11,31 |
*prijsindicatie
- RS-stocknr.:
- 216-6210
- Fabrikantnummer:
- 85104AGILF
- Fabrikant:
- Renesas Electronics
Specificaties
Datasheets
Wetgeving en conformiteit
Productomschrijving
Zoek vergelijkbare producten door een of meer kenmerken te selecteren.
Alles selecteren | Attribuut | Waarde |
|---|---|---|
| Merk | Renesas Electronics | |
| Logic Function | Clock Buffer | |
| Number of Clock Inputs | 5 | |
| Package Type | TSSOP | |
| Pin Count | 20 | |
| Alles selecteren | ||
|---|---|---|
Merk Renesas Electronics | ||
Logic Function Clock Buffer | ||
Number of Clock Inputs 5 | ||
Package Type TSSOP | ||
Pin Count 20 | ||
The Renesas Electronics 85104I is a low skew, high performance 1-to-4 Differential/LVCMOS-to-0.7V HCSL Fanout Buffer. The 85104I has two selectable clock inputs. The CLK0, nCLK0 pair can accept most standard differential input levels. The single-ended CLK1 can accept LVCMOS or LVTTL input levels. The clock enable is internally synchronized to eliminate runt clock pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin.
Four 0.7V differential HCSL outputs
Selectable differential CLK0, nCLK0 or LVCMOS inputs
CLK0, nCLK0 pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL
CLK1 can accept the following input levels:
LVCMOS or LVTTL
Maximum output frequency: 500MHz
Translates any single-ended input signal to 3.3V
HCSL levels with resistor bias on nCLK input
Output skew: 100ps (maximum)
Part-to-part skew: 600ps (maximum)
Propagation delay: 3.2ns (maximum)
Additive phase jitter, RMS: 0.22ps (typical)
Selectable differential CLK0, nCLK0 or LVCMOS inputs
CLK0, nCLK0 pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL
CLK1 can accept the following input levels:
LVCMOS or LVTTL
Maximum output frequency: 500MHz
Translates any single-ended input signal to 3.3V
HCSL levels with resistor bias on nCLK input
Output skew: 100ps (maximum)
Part-to-part skew: 600ps (maximum)
Propagation delay: 3.2ns (maximum)
Additive phase jitter, RMS: 0.22ps (typical)
Gerelateerde Links
- 85104AGILF, Clock Buffer, 5-Input, 20-Pin TSSOP
- 85102AGILF, Clock Buffer, 5-Input, 16-Pin TSSOP
- 8305AGLF, Clock Buffer, 5-Input, 16-Pin TSSOP
- 8305AGILF, Clock Buffer, 5-Input, 16-Pin TSSOP
- 5PB1102PGGI, Clock Buffer LVCMOS, 1-Input, 14-Pin TSSOP
- 5PB1106PGGI, Clock Buffer LVCMOS, 1-Input, 14-Pin TSSOP
- 5PB1104PGGI, Clock Buffer LVCMOS, 1-Input, 8-Pin TSSOP
- 5PB1102CMGI8, Clock Buffer LVCMOS, 1-Input, 8-Pin TSSOP
