49FCT3805APYG, Clock Divider CMOS, 2-Input, 20-Pin SSOP
- RS-stocknr.:
- 254-4922
- Fabrikantnummer:
- 49FCT3805APYG
- Fabrikant:
- Renesas Electronics
Bulkkorting beschikbaar
Subtotaal (1 tube van 64 eenheden)*
€ 79,232
(excl. BTW)
€ 95,872
(incl. BTW)
GRATIS bezorging voor bestellingen vanaf € 75,00
Op voorraad
- Plus verzending 512 stuk(s) vanaf 17 december 2025
Heeft u meer nodig? Klik op 'Controleer leverdata' voor extra voorraad en levertijden.
Aantal stuks | Per stuk | Per tube* |
|---|---|---|
| 64 - 64 | € 1,238 | € 79,23 |
| 128 - 192 | € 1,015 | € 64,96 |
| 256 - 448 | € 0,949 | € 60,74 |
| 512 - 960 | € 0,839 | € 53,70 |
| 1024 + | € 0,681 | € 43,58 |
*prijsindicatie
- RS-stocknr.:
- 254-4922
- Fabrikantnummer:
- 49FCT3805APYG
- Fabrikant:
- Renesas Electronics
Specificaties
Datasheets
Wetgeving en conformiteit
Productomschrijving
Zoek vergelijkbare producten door een of meer kenmerken te selecteren.
Alles selecteren | Attribuut | Waarde |
|---|---|---|
| Merk | Renesas Electronics | |
| Logic Family | CMOS | |
| Logic Function | Clock Driver | |
| Input Signal Type | TTL | |
| Output Logic Level | TTL | |
| Number of Clock Inputs | 2 | |
| Package Type | SSOP | |
| Pin Count | 20 | |
| Alles selecteren | ||
|---|---|---|
Merk Renesas Electronics | ||
Logic Family CMOS | ||
Logic Function Clock Driver | ||
Input Signal Type TTL | ||
Output Logic Level TTL | ||
Number of Clock Inputs 2 | ||
Package Type SSOP | ||
Pin Count 20 | ||
The Renesas Electronics buffer/non-inverting clock driver built using advanced dual metal CMOS technology. The device consists of two banks of drivers, each with a 1:5 fanout and its own output enable control. The device has a heartbeat monitor for diagnostics and PLL driving. The MON output is identical to all other outputs and complies with the output specifications in this document. It offers low capacitance inputs with hysteresis. It is designed for high speed clock distribution where signal quality and skew are critical. It is also allows single point-topoint transmission line driving in applications such as address distribution, where one signal must be distributed to multiple recievers with low skew and high signal quality.
0.5 MICRON CMOS technology
Guaranteed low skew < 500ps (max.)
Very low duty cycle distortion < 1.0ns (max.)
Very low CMOS power levels
TTL compatible inputs and outputs
Inputs can be driven from 3.3V or 5V components
Two independent output banks with 3-state control
Available in SSOP, SOIC, and QSOP packages
Guaranteed low skew < 500ps (max.)
Very low duty cycle distortion < 1.0ns (max.)
Very low CMOS power levels
TTL compatible inputs and outputs
Inputs can be driven from 3.3V or 5V components
Two independent output banks with 3-state control
Available in SSOP, SOIC, and QSOP packages
Gerelateerde Links
- 49FCT3805APYG, Clock Divider CMOS, 2-Input, 20-Pin SSOP
- 49FCT3805DPYGI, Clock Divider CMOS, 2-Input, 20-Pin SSOP
- 74FCT3807APYG, Clock Divider CMOS, 1-Input, 20-Pin SSOP
- 49FCT3805DQGI, Clock Divider CMOS, 2-Input, 20-Pin SOIC
- 74FCT3807ASOGI, Clock Divider CMOS, 1-Input, 20-Pin SOIC
- 74FCT3807AQG, Clock Divider CMOS, 1-Input, 20-Pin QSOP
- 49FCT3805APYGI8, Clock Buffer CMOS, 2-Input, 20-Pin SSOP
- 49FCT3805APYG8, Clock Buffer CMOS, 2-Input, 20-Pin SSOP
