Renesas Electronics 9DB102BGLF Clock Buffer 20-Pin TSSOP
- RS-stocknr.:
- 254-4987
- Fabrikantnummer:
- 9DB102BGLF
- Fabrikant:
- Renesas Electronics
Bulkkorting beschikbaar
Subtotaal (1 verpakking van 2 eenheden)*
€ 7,36
(excl. BTW)
€ 8,90
(incl. BTW)
GRATIS bezorging voor bestellingen vanaf € 75,00
Op voorraad
- Plus verzending 222 stuk(s) vanaf 16 december 2025
Heeft u meer nodig? Klik op 'Controleer leverdata' voor extra voorraad en levertijden.
Aantal stuks | Per stuk | Per verpakking* |
|---|---|---|
| 2 - 8 | € 3,68 | € 7,36 |
| 10 - 18 | € 3,305 | € 6,61 |
| 20 - 24 | € 3,245 | € 6,49 |
| 26 - 72 | € 3,135 | € 6,27 |
| 74 + | € 2,72 | € 5,44 |
*prijsindicatie
- RS-stocknr.:
- 254-4987
- Fabrikantnummer:
- 9DB102BGLF
- Fabrikant:
- Renesas Electronics
Specificaties
Datasheets
Wetgeving en conformiteit
Productomschrijving
Zoek vergelijkbare producten door een of meer kenmerken te selecteren.
Alles selecteren | Attribuut | Waarde |
|---|---|---|
| Merk | Renesas Electronics | |
| Maximum Supply Current | 100 mA | |
| Maximum Input Frequency | 101MHz | |
| Mounting Type | Surface Mount | |
| Package Type | TSSOP | |
| Pin Count | 20 | |
| Alles selecteren | ||
|---|---|---|
Merk Renesas Electronics | ||
Maximum Supply Current 100 mA | ||
Maximum Input Frequency 101MHz | ||
Mounting Type Surface Mount | ||
Package Type TSSOP | ||
Pin Count 20 | ||
The Renesas Electronics zero-delay buffer supports PCI express clocking requirements. it is driven by a differential SRC output pair from an ICS CK410/CK505-compliant main clock. It attenuates jitter on the input clock and has a selectable PLL band width to maximize performance in systems with or without spread-spectrum clocking.
CLKREQ pin for outputs 1 and 4/output enable for express card applications
PLL or bypass mode/PLL can dejitter incoming clock
Selectable PLL bandwidth/minimizes jitter peaking in downstream PLLs
Spread spectrum compatible/tracks spreading input clock for low EMI
SMBus interface/unused outputs can be disabled
Industrial temperature range available
PLL or bypass mode/PLL can dejitter incoming clock
Selectable PLL bandwidth/minimizes jitter peaking in downstream PLLs
Spread spectrum compatible/tracks spreading input clock for low EMI
SMBus interface/unused outputs can be disabled
Industrial temperature range available
Gerelateerde Links
- Renesas Electronics 9DB102BGLF Clock Buffer 20-Pin TSSOP
- Renesas Electronics 9DBL411BGLFT Clock Buffer 20-Pin TSSOP
- Renesas Electronics 9DBL411BGLF Clock Buffer 20-Pin TSSOP
- Renesas Electronics 9DBL411BGILF Clock Buffer 20-Pin TSSOP
- Renesas Electronics 5PB1110PGGI Clock Buffer 20-Pin TSSOP
- Renesas Electronics 9DB233AGILF Clock Buffer 20-Pin TSSOP
- Renesas Electronics 9DB102BGLFT PLL Clock Buffer 20-Pin 20-pin TSSOP
- Renesas Electronics 8535AGI-31LF, Clock Buffer 40MHz, 20-Pin TSSOP
